首 頁   課程介紹   培訓(xùn)報名  企業(yè)培訓(xùn)   付款方式   講師介紹   學(xué)員評價   關(guān)于我們   聯(lián)系我們  公益培訓(xùn) 下載中心  學(xué)院論壇
FPGA培訓(xùn)
FPGA培訓(xùn)
 
上海報名熱線:021-51875830
北京報名熱線:010-51292078
深圳報名熱線:4008699035
南京報名熱線:025-68662821
武漢報名熱線:027-50767718
成都報名熱線:4008699035
廣州報名熱線:
020-61137349
西安報名熱線:029-86699670
曙海研發(fā)與生產(chǎn)請參見網(wǎng)址:
www.shanghai66.cn
全英文授課課程(Training in English)
     
嵌入式協(xié)處理器--FPGA
FPGA項目實戰(zhàn)系列課程----
嵌入式OS--3G手機(jī)操作系統(tǒng)
嵌入式協(xié)處理器--DSP
手機(jī)/網(wǎng)絡(luò)/動漫游戲開發(fā)
嵌入式OS-Linux
嵌入式CPU--ARM
嵌入式OS--WinCE
單片機(jī)培訓(xùn)
嵌入式硬件設(shè)計
Altium Designer Layout高速硬件設(shè)計
嵌入式OS--VxWorks
PowerPC嵌入式系統(tǒng)/編譯器優(yōu)化
PLC編程/變頻器/數(shù)控/人機(jī)界面 
開發(fā)語言/數(shù)據(jù)庫/軟硬件測試
3G手機(jī)軟件測試、硬件測試
芯片設(shè)計/大規(guī)模集成電路VLSI
云計算、物聯(lián)網(wǎng)
開源操作系統(tǒng)Tiny OS開發(fā)
小型機(jī)系統(tǒng)管理
其他類
WEB在線客服
南京WEB在線客服
武漢WEB在線客服
西安WEB在線客服
廣州WEB在線客服
點擊這里給我發(fā)消息  
QQ客服一
點擊這里給我發(fā)消息  
QQ客服二
點擊這里給我發(fā)消息
QQ客服三
  雙休日、節(jié)假日及晚上可致電值班電話:021-51875830 值班手機(jī):15921673576

值班QQ:
點擊這里給我發(fā)消息

值班網(wǎng)頁在線客服,點擊交談:
 
網(wǎng)頁在線客服

 
公益培訓(xùn)通知與資料下載
企業(yè)招聘與人才推薦(免費)

合作企業(yè)最新人才需求公告

◆招人、應(yīng)聘、人才合作,
請把需求發(fā)到officeoffice@126.com或
訪問曙海旗下網(wǎng)站---
電子人才網(wǎng)
www.morning-sea.com.cn
合作伙伴與授權(quán)機(jī)構(gòu)
現(xiàn)代化的多媒體教室
曙海招聘啟示
曙海動態(tài)
郵件列表
 
 
      SOC芯片設(shè)計系列培訓(xùn)之DFT & Digital IC Testing
   入學(xué)要求

        學(xué)員學(xué)習(xí)本課程應(yīng)具備下列基礎(chǔ)知識:
        ◆ 電路系統(tǒng)的基本概念。

   班級規(guī)模及環(huán)境
       為了保證培訓(xùn)效果,增加互動環(huán)節(jié),我們堅持小班授課,每期報名人數(shù)限3到5人,多余人員安排到下一期進(jìn)行。
   上課時間和地點
上課地點:【上!浚和瑵(jì)大學(xué)(滬西)/新城金郡商務(wù)樓(11號線白銀路站) 【深圳分部】:電影大廈(地鐵一號線大劇院站)/深圳大學(xué)成教院 【北京分部】:北京中山學(xué)院/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路) 【成都分部】:領(lǐng)館區(qū)1號(中和大道) 【沈陽分部】:沈陽理工大學(xué)/六宅臻品 【鄭州分部】:鄭州大學(xué)/錦華大廈 【石家莊分部】:河北科技大學(xué)/瑞景大廈
最近開課時間(周末班/連續(xù)班/晚班)
DFT培訓(xùn)班:2025年8月18日 .. 直播、現(xiàn)場培訓(xùn)皆可 ..用心服務(wù)..........--即將開課--(即將開課,請咨詢客服)....
   學(xué)時
     ◆課時: 請咨詢客服

        ◆外地學(xué)員:代理安排食宿(需提前預(yù)定)
        ☆注重質(zhì)量
        ☆邊講邊練

        ☆合格學(xué)員免費推薦工作

        ☆合格學(xué)員免費頒發(fā)相關(guān)工程師等資格證書,提升您的職業(yè)資質(zhì)

        專注高端培訓(xùn)15年,曙海提供的證書得到本行業(yè)的廣泛認(rèn)可,學(xué)員的能力
        得到大家的認(rèn)同,受到用人單位的廣泛贊譽(yù)。

        ★實驗設(shè)備請點擊這兒查看★
   最新優(yōu)惠
       ◆團(tuán)體報名優(yōu)惠措施:兩人95折優(yōu)惠,三人或三人以上9折優(yōu)惠 。注意:在讀學(xué)生憑學(xué)生證,即使一個人也優(yōu)惠500元。
   質(zhì)量保障

        1、培訓(xùn)過程中,如有部分內(nèi)容理解不透或消化不好,可免費在以后培訓(xùn)班中重聽;
        2、培訓(xùn)結(jié)束后免費提供半年的技術(shù)支持,充分保證培訓(xùn)后出效果;
        3、培訓(xùn)合格學(xué)員可享受免費推薦就業(yè)機(jī)會。 ☆合格學(xué)員免費頒發(fā)相關(guān)工程師等資格證書,提升您的職業(yè)資質(zhì)。專注高端培訓(xùn)13年,曙海提供的證書得到本行業(yè)的廣泛認(rèn)可,學(xué)員的能力得到大家的認(rèn)同,受到用人單位的廣泛贊譽(yù)。

          SOC芯片設(shè)計系列培訓(xùn)之DFT & Digital IC Testing
  • Outlines

    Testing Components: That’s All You Have To Do In Testing

    Briefly speaking, they consist of internal tests, which are normally DFT oriented, functional tests, parametric tests and environment tests. This section is going to talk about what they are and how they impact your testing life.

    ATE & IC Testing: Too Expensive to Ignore It

    What cause ATEs expensive are the precision, speed, memory, channels and integration of digital and analog test functionalities. What do the ATE specs mean to you? Topics include waveforms, strobes, PMU, cost estimation, breakeven point calculation, etc. How they associate with IC testing. Availability and specifications of ATEs limit your design flow, test strategy and time-to-market.

    Trend in ATE: structural tester, low cost tester. What they do and how they reduce your cost.

    Traditional Testing: More Challenges And Expensive

    Event driven and cycle based tests. How people develop the functional patterns for digital IC: verilog testbench to VCD. Advantages and disadvantages of functional tests. ATEs and functional tests. What are parametric tests? Open/short tests. IDD Test. Output voltage testing. Input leakage testing, Tristate leakage test. Wafer sorting. Testing Pies (overlap of different type of patterns detecting faults).

    Test Economics: My Managers’ Jobs
    Moore’s cycle. Test preparation (DFT logics, test-related silicon., pattern generation, pattern simulation, and tester program generation). Test execution (DUT card design, probe cards, temperature generator, handler, drier, production test time, IC debugging, ATE cost). Test escape cost. Defect level (Yield loss vs Test coverage). Diagnosis, Failure analysis. Cost of failure at different stages. Time-to-market, time-to-yield.

    Test cycle (test time) calculation.
    Test economics drives DFT technology, low cost DFT oriented tester and standard test program.

    DFT Technology

     

    --Scan and Faults: Cornerstone Of DFT technology
    Common scan types. Scan variations. How scan work? Scan in ATPG. Scan in BIST. Scan in Boundary scan. DC scan, AC scan (LOS, LOC). How defects are modeled? Fault types.

    --Test Synthesis: Key To High Test Coverage And Design Penalty
    Scan insertion. Partial scan, full scan. Scan assembly, chain balance, lockup latch placement. Dealing with the multiple phase clocks. Bottom up and top down test synthesis. How to deal with multiple types of scan cells. Test Synthesis rules.

    -- DRC rules: The Bridges To Success
    Clock rules, bus (bidi) rules, AVI rules, data traction rules, memory test rules, scan tracing rules.

    --ATPG and Pattern generation: Let Machine Do It??
    ATPG algorithm. Procedures. True beauty of fault simulation. How to fault simulation functional patterns in ATPG? Bus contention in pattern generation. Abort limit. Sequential ATPG.

    Pre-shift, post-shift, end-measurement. Strobe edges: where do I put them (give out an example)
    Fault collapsing. Why ATPG untestable, why DI, UU, TI, BL, RE etc. What’s the atpg? effectiveness? What’s the test coverage and fault coverage? How do you calculate the test coverage? How to increase the test coverage? On chip PLL testing (new method in ac scan). Z masking, padding. Scan cell mask, outputs mask in transition faults.

    --BIST: Pros And Cons
    Memory faults. Memory testing methods. Embedded memory testing, at-speed memory testing. Logic BIST structural, the benefits and the penalty. LBIST flow: phase shift, PRPG, MISR, x-bounding. At-speed logic BIST. ATPG top-up in logic BIST design.

    --Boundary Scan: Don’t Think It’s Too Simple
    Structure of Boundary scan. Can control Memory BIST, LBIST, ATPG (state machine analysis plus an example). Can do board testing (JTAG technology, Asset International). An example on atpg through boundary scan.

    --Pattern Optimization and Technology: Great Area to Hammer DFT
    Pattern compression during ATPG. Pattern ordering. EDT technology, DBIST, XDBIST (deterministic BIST). Macro pattern, fault simulation. Transition pattern generation to iddq pattern generation.

     

    --Diagnosis: Did I Really Do Something Wrong?
    Scan logs. How many failed patterns you need to do diagnosis? What does the values mean in fault simulation and good simulation values. Memory BIST diagnosis. LBIST diagnosis: the difficult thing. How to correlate the pattern with signature?

    --IDDQ pattern generation and Analysis: This Is Analog!?
    IDDQ analysis. How leakage current estimated. Pull up, pull down in IDDQ pattern generation. Tristate in iddq pattern generation. How to efficiently generate IDDQ pattern. Delta IDDQ. Delta IDDQ in wafer sorting.

    --DFT flows: Yes, That’s Where I Am Now
    a) SOC test: directly test big memory through MBIST, macro test embedded small memory, black box analog module, ATPG, pattern simulation, mismatch debugging, diagnosis.
    b)Full scan.
    c) Multiple identical module testing: pin sharing; xor scanouts (aliasing)
    d) Fault simulating functional pattern, ATPG.
    e) LSSD design flow.
    f) MBIST flow
    g) LBIST flow

    IEEE Testing Standards and EDA Tools: Do They Matter to Me?
    Why each tester has its own hardware language?
    IEEE 1450.1 STIL: the new trend in test language. Structure, waveform definition. (an atpg with boundary scan example)
    IEEE 1450.6 CTL

    Engineering IC Debugging: DFT Engineers Hate It
    DC conductivity. Chain tests: diagonal chain pattern. Edge adjustments. Timing factor. DC, scan debugging. AC scan debugging. IDDQ debugging. Shmooing, strobe, clock edge, power supply setup. Two dimension shmooing. Three dimension shmooing. Clock dependency. Flaky results (an example scan chain debugging). Power on order. Probe clk, probe scan-enable. Setting up trigger. Calibration. Pattern qualification, verification.

    PAN-PAC TECHNOLOGY is a consulting oriented Hi-Tech company based at Portland, Oregon, USA, the 3rd largest semiconductor center in USA. Its focused area is for IC testing consulting, ATE analysis, Formal Verification consulting, analog design consulting etc.

     

 
版權(quán)所有:曙海信息網(wǎng)絡(luò)科技有限公司 copyright 2000-2016
 
上?偛颗嘤(xùn)基地

地址:上海市云屏路1399號26#新城金郡商務(wù)樓310。
(地鐵11號線白銀路站2號出口旁,云屏路和白銀路交叉口)
郵編:201821
熱線:021-51875830 32300767
傳真:021-32300767
業(yè)務(wù)手機(jī):15921673576
E-mail:officeoffice@126.com
客服QQ: 849322415
北京培訓(xùn)基地

地址:北京市昌平區(qū)沙河南街11號312室
(地鐵昌平線沙河站B出口) 郵編:102200 行走路線:請點擊這查看!
熱線:010-51292078
傳真:010-51292078
業(yè)務(wù)手機(jī):15701686205
E-mail:qianru@51qianru.cn
客服QQ:1243285887
深圳培訓(xùn)基地

地址:深圳市環(huán)觀中路28號82#201室

熱線:4008699035
傳真:4008699035
業(yè)務(wù)手機(jī):13699831341

郵編:518001
信箱:qianru2@51qianru.cn
客服QQ:2472106501
南京培訓(xùn)基地

地址:江蘇省南京市棲霞區(qū)和燕路251號金港大廈B座2201室
(地鐵一號線邁皋橋站1號出口旁,近南京火車站)
熱線:025-68662821
傳真:025-68662821
郵編:210046
信箱:qianru3@51qianru.cn
客服QQ:1325341129
 
成都培訓(xùn)基地

地址:四川省成都市高新區(qū)中和大道一段99號領(lǐng)館區(qū)1號1-3-2903 郵編:610031
熱線:4008699035 業(yè)務(wù)手機(jī):13540421960
客服QQ:1325341129 E-mail:qianru4@51qianru.cn
武漢培訓(xùn)基地

地址:湖北省武漢市江岸區(qū)漢江北路34號 九運大廈401室 郵編:430022
熱線:4008699035
客服QQ:849322415
E-mail:qianru5@51qianru.cn
廣州培訓(xùn)基地

地址:廣州市越秀區(qū)環(huán)市東路486號廣糧大廈1202室

熱線:020-61137349
傳真:020-61137349

郵編:510075
信箱:qianru6@51qianru.cn
西安培訓(xùn)基地

地址:西安市高新區(qū)城南電子西街2號融僑紫薇2#402室

熱線:029-86699670
業(yè)務(wù)手機(jī):18392016509
傳真:029-86699670
郵編:710054
信箱:qianru7@51qianru.cn
 
沈陽培訓(xùn)基地

地址:遼寧省沈陽市東陵渾南新區(qū)沈營路六宅臻品29-11-9 郵編:110179
熱線:4008699035
E-mail:qianru8@51qianru.cn
鄭州培訓(xùn)基地

地址:鄭州市高新區(qū)雪松路錦華大廈401

熱線:4008699035

郵編:450001
信箱:qianru9@51qianru.cn
石家莊培訓(xùn)基地

地址:石家莊市高新區(qū)中山東路618號瑞景大廈1#802

熱線:4008699035
業(yè)務(wù)手機(jī):13933071028
傳真:4008699035
郵編:050200
信箱:qianru10@51qianru.cn
 

雙休日、節(jié)假日及晚上可致電值班電話:021-51875830 值班手機(jī):15921673576


備案號:滬ICP備08026168號

.(2014年7月11).................................................................................
主站蜘蛛池模板: 国内精品久久人妻无码不卡| 打麻将脱内衣的小说阿蕊| 又色又爽又黄的视频软件app | 久久99精品久久久久久| 精品国产第一国产综合精品 | 国产二区在线播放| mhsy8888| 最近免费中文字幕大全高清10 | www视频免费看| 樱桃视频高清免费观看在线播放 | 国产乱码精品一区二区三区四川人| jizz黄色片| 春暖花开亚洲性无区一区二区| 午夜精品久久久久久久无码| 18成人片黄网站www| 日朝欧美亚洲精品| 亚洲欧美成aⅴ人在线观看 | 放荡白丝袜麻麻| 亚洲欧美成人一区二区在线电影 | 国内自产少妇自拍区免费| 久久国产精品99精品国产| 玉蒲团之偷情宝典| 国产大片91精品免费看3| a级男女仿爱免费视频| 日本边摸边吃奶边做很爽视频| 人人鲁免费播放视频人人香蕉| 黑人xxxx日本| 在线观看噜噜噜私人影院| 久久亚洲国产成人精品无码区| 波多野结衣一区二区三区88| 国产亚洲日韩欧美一区二区三区 | 亚洲AV福利天堂一区二区三| 精品国产一区二区三区久久狼 | 久久图库99图库| 欧美激情一区二区| 嗯嗯啊在线观看网址| 日本a∨在线观看| 女人是男人的未来1分29分| 久久婷婷国产综合精品| 欧美激情性xxxxx| 公和我乱做好爽添厨房中文字幕|